Work in Analog/Mixed-Signal Design Verification Methodology Development group to establish, streamline and enhance new and existing AMS DV related development method, coding process and integration flows, and work hands-on with AMS IP Teams for AMS DV flow and process experiments, demonstrations, adaptions, and deployment. The candidate will work with digital design, analog design, analog behavioral modeling and design verification teams, apply and advance existing and evolving Digital and AMS Verification methodologies and processes, and contribute to establish and maintain Verification Platform to ensure High Quality and High Efficiency of Pre-Si Verification Delivery towards high quality silicon products. • Work in methodology development team to establish, streamline and enhance new and existing AMS DV related development method, coding process and integration flows. • Work with teams to enable deployment of new flow and processes through experiments, demonstrations, adaptions (for real projects in specified areas such as SERDES, etc) and integration. • Document on new flows and processes for AMS DV. • Apply wide range of Digital and/or AMS DV skills to help and support AMS IP or Chip DV Teams to establish or enhance new or existing DV capabilities, including but not limited to developing scalable and portable Test bench, test cases, drivers, checkers, assertions and reference models, and running RTL and Gate Level simulations and reaching all coverage closures. • Contribute to continuous improving on AMS DV process for better quality and efficiency through methodology and process improvements. • Communicate and collaborate with global architecture, design, verification, and post-Silicon testing teams to address new needs or requirement on DV Support. Job Locations: • Taiwan:Hsinchu/Taipei • India: Bangalore • Singapore • USA:Santa Clara, CA/San Diego, CA
待遇面議
(經常性薪資達 4 萬元或以上)
不拘
• Quick learner with strong critical thinking and creative problem-solving skills. • Solid knowledge in ASIC design process, computer architecture, digital design and UVM-based design verification methodologies. • Proficient on using design and verification languages: UVM, Verilog, System Verilog, and System Verilog Assertions (SVA). • Proficient on Design Verification tools and techniques, including test bench development, simulation, debugging and coverage closure, etc. • Proficient on Design Verification development process, from specification to test plan, to configurable test bench, drivers and checkers setup, to test suite building to meet functional and code coverage goals, and power-aware simulations and gate level simulations. • 5+ years ASIC functional verification hands-on work experience, preferably with some verification experience on analog mixed signal cores and/or chips. • Familiar with programming languages: C, C++, and/or SystemC. • Scripting and automation skills: Unix/Linux shell programming, Perl, Python, Makefile, and revision management (e.g., CVS, Perforce, etc.) is a plus. • Knowledge of Analog Mixed-Signal Design Fundamentals and analog behavioral modeling is a plus • Design or Verification work experience on Wireless and/or Wired Interface Standards, such as WiFi and SERDES, etc., is a plus.
【學習發展】 為協助員工快速融入公司環境與企業文化,系統化學習世界級IC設計團隊的知識及經驗,並有效發揮同仁志趣專長,加速提昇其工作上應具備能力,落實持續學習的價值觀,聯發科技藉由職能發展計畫,透過健全的訓練體系、多元的學習工具,鼓勵與刺激學習,且更進一步深入擬定個人發展計畫,作為培訓、考核及發展的基礎。搭配雙軌制的升遷制度,讓同仁能夠適才適所。 1.健全的訓練體系 不論是新進同仁、資深員工或主管,都有屬於自己的學習藍圖,在聯發科技,平均每年每位同仁所接受的訓練時數與經費,皆居業界領先地位。 2.多元的學習工具 透過在職訓練、職外訓練及自我學習等各種管道,我們不但提供系統平台與補助,更善用實體與線上穿插的手法,讓學習無所不在,也讓同仁和公司一起成長。 3.鼓勵學習的環境 為了讓同仁在工作中的創見、專業知識與解決問題的經驗,可以更完整地被保存與有效率的傳遞,創造最大的價值。公司成立跨組織的技術服務部門,辦理及獎勵論文與研究技術的發展,提供另一個學習與切磋的管道。 【貼心福利】 在聯發,我們高度重視員工的需求,提供同仁更無微不至的關懷與照顧,讓同仁享有各式各樣不同的貼心福利。以總部為例,多樣化的福利涵蓋以下四大範圍: 1.身心發展 在聯發全新的總部大樓當中,規劃有設備完善的專屬健康生活館,可提供同仁及眷屬平時及假日運動與健身的場地。並透過各項競賽活動的舉辦及舒壓按摩等服務,讓同仁達到真正的身心發展。 2.知性生活 在聯發,豐富的藝文饗宴,多元的生活講座,專屬的旅遊諮詢與優渥的補助,讓公司同仁一起開發潛能,豐富同仁的生活。 3.社群關係 在聯發,除了專屬於同仁的福利外,完善的社團資源,深度的社會公益,回饋於眷屬的關懷服務,讓同仁和家人、同事、社會更緊密連結,擴大幸福的版圖。 4.貼心服務 在聯發,我們提供便利的票卷訂購,完善的員工諮商協助,以及各項貼心服務(婚禮彌月調查,紀念節日禮品等),讓同仁在公司就可以把生活瑣事輕鬆搞定!